share_log

Cadence and TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design

Cadence and TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design

Cadence 和台積電合作進行廣泛的創新,以改變系統和半導體設計
鏗騰電子 ·  04/24 00:00

Highlights:

亮點:

  • Cadence's best-in-class Integrity 3D-IC platform supercharged with new features
  • Revolutionary AI-driven digital and custom/analog full flows and optimized for TSMC 2nm process technologies
  • Comprehensive IP portfolio for TSMC's advanced nodes, new solver certifications and key advancements in photonics enable next-generation semiconductor design innovations
  • Cadence 一流的 Integrity 3D-IC 平台增加了新功能
  • 革命性的人工智能驅動的數字和定製/模擬全流程,並針對台積電 2nm 工藝技術進行了優化
  • 台積電先進節點的全面 IP 組合、新的求解器認證和光子學的關鍵進步推動了下一代半導體設計創新

SAN JOSE, Calif.— Cadence Design Systems, Inc. (Nasdaq: CDNS) and TSMC have extended their longstanding collaboration by announcing a broad range of innovative technology advancements to accelerate design, including developments ranging from 3D-IC and advanced process nodes to design IP and photonics. This collaboration significantly advances system and semiconductor design for AI, automotive, aerospace, hyperscale and mobile applications and has resulted in the following recent technology achievements:

加利福尼亞州聖何塞——Cadence Design Systems, Inc.(納斯達克股票代碼:CDNS)和台積電宣佈了廣泛的創新技術進步以加速設計,包括從3D-IC和高級工藝節點到設計知識產權和光子學的各種開發,從而擴大了長期的合作關係。此次合作極大地推動了人工智能、汽車、航空航天、超大規模和移動應用的系統和半導體設計,並取得了以下最新技術成就:

  • Cadence collaborates with TSMC to infuse the Integrity 3D-IC platform with new features and functionality: The Cadence Integrity 3D-IC platform, the industry's comprehensive solution certified for all the latest TSMC 3DFabricofferings, now supports a hierarchical 3Dblox specification developed to integrate multiple chiplets into hierarchies for reuse and modular design. It also includes new features developed to ease chiplet assembly and design, and an automated alignment markers insertion flow to accelerate the design and assembly of stacked chiplets on different interposers and packages.
  • Cadence's digital solutions are certified for TSMC N2 design flow, including Innovus Implementation System, Quantus Extraction Solution, Quantus Field Solver, Tempus Timing Signoff and ECO Solution, Pegasus Verification System, Liberate characterization, and the Voltus IC Power Integrity Solution. The Genus Synthesis Solution is also enabled for N2 technology. Cadence and TSMC are collaborating on AI-driven Cadence solutions to enable an AI-assisted design flow for productivity and optimization of PPA results.
  • The Cadence Custom/Analog Design Flow is fully certified for TSMC's latest N2 Process Design Kit (PDK): Cadence custom tools optimized for TSMC N2 PDKs include Virtuoso Schematic Editor for design capturing and the Virtuoso ADE Suite for analysis, which are both part of Virtuoso Studio, and the integrated Spectre Simulator. All have been enhanced for managing corner simulations, statistical analyses, design centering, and circuit optimization, which are now common with advanced nodes. Virtuoso Studio has also been augmented to support front-to-back process migration from schematic mapping to optimized design specifications to full-layout place-and-route automation. The Virtuoso Studio and Spectre Simulation platforms, including Spectre X, Spectre XPS and the Spectre RF Option, have achieved the latest TSMC N2 certifications.
  • Cadence and TSMC have worked closely together to release a Virtuoso Studio N16 to N6 RF migration reference flow to substantially reduce turnaround time: Purposed-based instance mapping rapidly retargets schematics, while EMX Planar 3D Solver provides inductor synthesis and EM extraction for nets and components during the design phase. The Virtuoso ADE Suite provides design optimization using Spectre Simulation's RF analysis capabilities, and Virtuoso Studio Layout tools accelerate the reuse and reimplementation of RF layouts while preserving design intent.
  • Cadence announces the availability of a comprehensive portfolio of industry-leading IP cores for TSMC's N3 process, including:
    • Cadence's IP for UCIe on TSMC N3 is available in both advanced and standard package options. Cadence also offers IP for UCIe on multiple processes and configurations to enable a comprehensive solution for die-to-die (D2D) interconnect for its customers.
    • The Cadence memory interface IP portfolio (DDR5, LPDDR5 and GDDR6) is silicon-proven with best-in-class system margins and a PPA-optimized architecture that is ready to enable next-generation enterprise, high-performance computing and AI applications.
    • Cadence's IP for PCIe 5.0/CXL2.0 and PCIe 6.0/CXL3.0 on TSMC N3 are designed to provide the highest link throughput and utilization while operating with low latency, providing customers with SoC design excellence.
  • The Cadence EMX 3D Planar Solver has received certification for TSMC's N5 process technology: This certification enables joint customers to seamlessly integrate the EMX Solver into their advanced-node IC design flow, allowing for highly accurate EM analysis that can overcome the challenges of EM crosstalk and parasitics. Additionally, certification for N2 and N3 process technology is well underway.
  • Cadence unveils a new silicon photonics flow to support TSMC's Compact Universal Photonic Engine (COUPE) technology: Cadence and TSMC collaborate to develop a design flow for the COUPE 3D photonics process that features the Cadence Integrity 3D-IC platform. The TSMC COUPE technology enables the heterogeneous integration of photonics ICs with electrical ICs while minimizing coupling losses. The developing design flow from Cadence will support TSMC's COUPE technology and includes the Cadence Spectre X Simulator, Virtuoso Studio, EMX 3D Planar Solver and Pegasus Verification System, enabling joint customers to meet the most demanding system requirements and pave the way for high-performance computing applications.
  • Cadence 與台積電合作注入誠信 具有新特性和功能的 3D-IC 平台: Cadence Integrity 3D-IC 平台,業界綜合解決方案,已通過所有最新臺積電 3DFabric 的認證產品現在支持分層的 3Dblox 規範,該規範旨在將多個小芯片集成到層次結構中,以便重複使用和模塊化設計。它還包括爲簡化芯片組裝和設計而開發的新功能,以及自動校準標記插入流程,以加快在不同中介層和封裝上堆疊小芯片的設計和組裝。
  • Cadence 的數字解決方案已通過台積電 N2 設計流程認證,包括 Innovus 實施系統,Quantus 提取解決方案、Quantus 場求解器、Tempus 定時籤核和 ECO 解決方案,Pegasus 驗證系統,Liberate 表徵,以及 Voltus IC 電源完整性解決方案。該屬 合成解決方案還支持氮氣技術。Cadence和台積電正在合作開發人工智能驅動的Cadence解決方案,以實現人工智能輔助設計流程,從而提高生產力和優化PPA結果。
  • Cadence 定製/模擬設計流程已通過台積電最新的 N2 工藝設計套件 (PDK) 的全面認證):針對台積電 N2 PDK 進行了優化的 Cadence 自定義工具包括 Virtuoso 用於設計採集的原理圖編輯器和用於分析的Virtuoso ADE套件(均爲Virtuoso Studio和集成Spectre的一部分) 模擬器。在管理角落模擬、統計分析、設計中心和電路優化方面,所有這些都得到了增強,這些現在在高級節點中很常見。Virtuoso Studio還進行了增強,以支持從原理圖映射到優化的設計規範,再到全面佈局佈局和佈線自動化的從前到後的流程遷移。包括Spectre X、Spectre XPS和Spectre RF Option在內的Virtuoso Studio和Spectre Simulation平台已獲得最新的台積電N2認證。
  • Cadence 和台積電密切合作,發佈了 Virtuoso Studio N16 到 N6 射頻遷移參考流程,以大幅縮短週轉時間: 基於目的的實例映射可快速重定向原理圖,而 EMX Planar 3D Solver 在設計階段爲網絡和組件提供電感合成和電磁提取。Virtuoso ADE套件使用Spectre Simulation的射頻分析功能提供設計優化,而Virtuoso Studio佈局工具可在保留設計意圖的同時,加速射頻佈局的重用和重新實現。
  • Cadence 宣佈爲台積電 N3 工藝提供業界領先的全面的 IP 內核產品組合,包括:
    • Cadence 的 UCie IP 在臺積電上,N3 提供高級和標準封裝選項。Cadence 還爲多種工藝和配置的 UCie 提供 IP,爲其客戶提供全面的芯片到晶片 (D2D) 互連解決方案。
    • Cadence 存儲器接口 IP 產品組合(DDR5、LPDDR5 和 GDDR6)經過硅驗證,具有一流的系統利潤率和 PPA 優化的架構,已準備好支持下一代企業、高性能計算和人工智能應用。
    • Cadence 的 PCIe IP 台積電N3上的5.0/CXL2.0和PCIe 6.0/CXL3.0旨在提供最高的鏈路吞吐量和利用率,同時以低延遲運行,爲客戶提供卓越的SoC設計。
  • Cadence EMX 3D 平面解算器已獲得台積電 N5 工藝技術的認證: 該認證使共同客戶能夠將 EMX Solver 無縫集成到他們的高級節點 IC 設計流程中,從而實現高度精確的 EM 分析,從而克服電磁串擾和寄生效應的挑戰。此外,N2 和 N3 工藝技術的認證正在順利進行中。
  • Cadence推出了一種新的硅光子學流程,以支持台積電的緊湊型通用光子引擎(COUPE)技術: Cadence 和台積電合作開發了 COUPE 3D 光子學工藝的設計流程,該流程採用 Cadence Integrity 三維集成電路平台。台積電 COUPE 技術支持光子學 IC 與電氣 IC 的異構集成,同時最大限度地減少耦合損耗。Cadence的開發設計流程將支持台積電的COUPE技術,包括Cadence Spectre X模擬器、Virtuoso Studio、EMX 3D平面解算器和飛馬驗證系統,使共同客戶能夠滿足最苛刻的系統要求,爲高性能計算應用鋪平道路。

"We have a distinguished track record collaborating with TSMC to deliver a broad set of innovations across EDA, packaging and IP to accelerate system and semiconductor design and enable customers to achieve aggressive time-to-market goals," said Chin-Chi Teng, SVP and GM, R&D, Cadence. "These new certified design flows and standardized solutions allow customers to confidently design for TSMC advanced nodes and usher in improved design efficiency and technological advancements."

Cadence高級副總裁兼研發總經理Chin-Chi Teng表示:“我們與台積電合作在EDA、封裝和知識產權領域提供廣泛的創新,以加速系統和半導體設計,使客戶能夠實現積極的上市時間目標。”“這些新的認證設計流程和標準化解決方案使客戶能夠自信地爲台積電高級節點進行設計,並帶來更高的設計效率和技術進步。”

"TSMC works closely with Cadence to accelerate customer innovation by providing high-quality design tools certified for use with our most advanced processes," said Dan Kochpatcharin, Head of the Design Infrastructure Management Division at TSMC. "Through our longstanding collaboration, we're able to deliver greater value for the most advanced SoC designs, benefiting from the significant power and performance boost afforded by our latest technology innovations."

台積電設計基礎設施管理部負責人丹·科赫帕查林表示:“台積電與Cadence密切合作,通過提供經認證可用於我們最先進的流程的高質量設計工具,加速客戶創新。”“通過我們的長期合作,我們能夠爲最先進的SoC設計提供更大的價值,受益於我們最新技術創新帶來的顯著功率和性能提升。”

About Cadence

關於 Cadence

Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world's most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications, including consumer, hyperscale computing, 5G communications, automotive, mobile, aerospace, industrial and healthcare. For 10 years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.

Cadence 是電子設計領域的關鍵領導者,建立在 30 多年的計算軟件專業知識基礎上。該公司運用其基本的智能系統設計策略來提供將設計概念變爲現實的軟件、硬件和IP。Cadence 的客戶是世界上最具創新性的公司,他們爲消費品、超大規模計算、5G 通信、汽車、移動、航空航天、工業和醫療保健等最具活力的市場應用提供從芯片到電路板再到系統的卓越電子產品。《財富》雜誌連續十年將Cadence評爲100家最佳工作公司之一。要了解更多,請訪問 cadence.com

2024 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. Universal Chiplet Interconnect Express and UCIe are trademarks of the UCIe Consortium. PCI Express and PCIe are registered trademarks of PCI-SIG. All other trademarks are the property of their respective owners.

2024 Cadence Design Systems, Inc. 全球版權所有。Cadence、Cadence 徽標和其他 Cadence 商標可在以下網址找到 www.cadence.com/go/m 是 Cadence Design Systems, Inc. 的商標或註冊商標。 Universal Chiplet Interconnect Express 和 UCie 是 UCie 聯盟的商標。PCI Express 和 PCIe 是 PCI-SIG 的註冊商標。所有其他商標均爲其各自所有者的財產。

Category: Featured

類別:精選

Cadence Newsroom
408-944-7039
newsroom@cadence.com

Cadence 新聞編輯室
408-944-7039
newsroom@cadence.com

Source: Cadence Design Systems, Inc.

來源:Cadence 設計系統公司

声明:本內容僅用作提供資訊及教育之目的,不構成對任何特定投資或投資策略的推薦或認可。 更多信息
    搶先評論